模拟CMOS集成电路设计第一版
未知
LDO与VLDO的设计原理及性能测试
Creating Qsys Components
Altera Corporation
低压、低功耗、高精度的逐次逼近型
ycp
实用开关电源设计
Fundamentals of High Frequency CMOS Analog Integrated Circuits, ...
Numerical Analysis (Second Edition)
Walter Gautschi
Temperature in EMX
kapur
ADS射频电路设计与仿真入门及应用实例
冯新宇著
研究生系列教材 数字信号处理:时域离散随机信号处理 11761429
用于射频SOC芯片的低噪声高电源抑[..]
Nonlinear Circuit Simulation and Modeling Fundamentals for Microwave ...
Analog Circuit Design Volume 3 Design Note Collection
Bob Dobkin, Jim Williams
Session 4
CMOS Mix-Signal Circuit Design Baker
CMOS集成电路版图+概念、方法与[..]
通信原理 第7版 学习辅导与考研指导
曹丽娜,樊昌信编著
开关变换器的建模与控制 318页 20.6M 书签版
参考书 芯片接口库IO LIBRARY和ESD电路的研发设计应用 (OCR) 王国立
模拟集成电路信号完整性中抖动与振铃[..]
USB 3.0中五分频电路设计
TOM
一种自参考结构的高速高精度片上时钟[..]
Smoothing the Way for Digital Phase-Locked Loops: Clock Generation ...
Cheng-Ru Ho & Mike Shuo-Wei Chen
Scaling LC Oscillators in Nanometer CMOS Technologies to a Smaller ...
Shih-An Yu & Peter R. Kinget
CN105763219A-2016[..]
ISSCC2021-SC3
ISSCC2021-SC1
ISSCC2021-SC2
ISSCC2021-SC4
CN103036558B-SMIC[..]
基于自偏置技术的锁相环设计 刘克赛2019
刘克赛
The Problem of PLL Power Consumption
Behzad Razavi
js.2010.PFD biased with shunt regulator
A Flexible, Low-Power Analog PLL for SoC and Processors in 14nm ...
Kuan-Yueh Shen & Syed Feruz Syed Farooq & Yongping Fan & Khoa Minh Nguyen & Qi Wang & Mark L. Neidengard & Nasser Kurd & Amr Elshazly
硅基压控振荡器的研究与设计 电子科技大学 彭羽
China
CN106357266B-华为20[..]
LOCK DETECTION CIRCUIT AND LOCK (56) Oct. 18, 2011 References ...
Noise and Spurious Tones Management Techniques for Multi-GHz ...
Adrian Maxim
MSSC.2016.B. Razavi-TSPC Logic
PLL WITH LOW SPURS
PHASE ERROR CANCELLATION
Wideband RF PLL fractional/integer frequency synthesizer with ...
STMICROELECTRONICS
PHASE-INTERPOLATOR BASED PLL FREQUENCY SYNTHESIZER
全单片集成的多模CMOS正交频率综[..]
低电压CMOS分数分频锁相环频率综合器 关键技术研究
LU HUNG
Microsoft PowerPoint - PLL_UT_tutorial_A[..]
enjoy
THE DESIGN OF MASTER-SLAVE DLL FOR DDR2 SDRAM CONTROLLER IN ...
iccad095
A Low-Jitter and Low-Reference-Spur Ring-VCO-Based Switched-Loop ...
Yongsun Lee & Taeho Seong & Seyeon Yoo & Jaehyouk Choi
Microsoft PowerPoint - PLLnoise_jitter02[..] [相容模式]
cwhsu
基于延迟锁相环的时钟发生器设计
Oscillator phase noise: a tutorial
T.H. Lee;A. Hajimiri
A modeling approach for /spl Sigma/-/spl Delta/ fractional-N ...
M.H. Perrott & M.D. Trott & C.G. Sodini
All-Digital Frequency Synthesizer for RF Wireless Application
tcheng
Enhanced phase noise modeling of fractional-N frequency synthesizers
H. Arora;N. Klemmer;J.C. Morizio;P.D. Wolf
相位噪声jitter基本定义
yzx
Analytical Phase-Noise Modeling and Charge Pump Optimization ...
Frank Herzel;Sabbir A. Osmany;J. Christoph Scheytt
AN827_RevA.fm
mamiller
锁相环相位噪声与环路带宽的关系分析
14984226455248291[..]
PLL频率合成器的杂散性能分析
Wiener-Khinchin theorem
2004Beek
Understanding Jitter Requirements of PLL-Based Processors Application ...
ANALOG DEVICES INC.
Microsoft Word - RDK FractN PLL Tutorial v1.0 090420
ramullen
锁相环型频率综合器中的高速分频器 袁泉
High-Speed Architecture for a Programmable Frequency Divider ...
IEEE
thesis.dvi
系统芯片中的全数字锁相环设计
2019 Book Digital Subsampling Phase Lock Techniques for Frequency ...
Frontmatter
A low-power small-area /spl plusmn/7.28-ps-ji[..] 1-GHz DLL-based ...
Chulwoo Kim & In-Chul Hwang & Sung-Mo Kang
基于 DLL倍频技术的 1GHz本地振荡器设计 英文 李金城
CMOS DLL-based 2-V 3.2-ps jitter 1-GHz clock synthesizer and ...
D.J. Foley;M.P. Flynn
Low-Jitter Process-Independent DLL and PLL Based on Self-Biased ...
14990665645773625[..]
DELAY LOCKLOOP CIRCUIT
DUTY CYCLE CORRECTION CIRCUITRY
ISM-PLL