应用于流水线ADC的比较器的设计与研究
未知
OPAMP设计-tangzhangwen
Zhangwen Tang
无线通信的MATLAB和FPGA实现
西瑞克斯(北京)通信设备有限公司 编著
硕士论文-宽带匹配网络的实频法研究
Microsoft Word - RDK FractN PLL Tutorial v1.0 090420
ramullen
Seven Steps to Successful Analog-to-Digital Signal Conversion ...
Analog Devices, Inc.
无输出电容的瞬态增强NMOS LDO
ESD Design and Synthesis
低压、低功耗、高精度的逐次逼近型
ycp
Analysis and design of monolithic, high PSR, linear regulators ...
Nios II Processor Reference Guide
Intel Corporation
开关电源设计 第3版
(美)普利斯曼,比利斯,莫瑞著
S_Para_E.PM6
Dz@PMAN-PC2
数字VLSI芯片设计 使用Cadence和Synopsys CAD工具
艾瑞克·布鲁范德著
PLL WITH LOW SPURS
Session 22
A 10b 100MS/s 1.13mW SAR ADC with binary-scaled error compensation
Chun-Cheng Liu & Soon-Jyh Chang & Guan-Ying Huang & Ying-Zu Lin & Chung-Ming Huang & Chih-Hao Huang & Linkai Bu & Chih-Chung Tsai
MSSC.2016.B. Razavi-TSPC Logic
Xilinx DS534, FIR Compiler v5.0, Data Sheet
Xilinx, Inc.
Xilinx DS249 LogiCORE IP CORDIC v4.0, Data Sheet,
Xilinx DS558, LogiCORE IP DDS Compiler v4.0, Data Sheet