js.2010.PFD biased with shunt regulator
未知
A 2.488–11.2 Gb/s multi-protocol SerDes in 40nm low-leakage ...
Socrates D. Vamvakos & Claude R. Gauthier & Chethan Rao & Karthisha Ramoshan Canagasaby & Prashant Choudhary & Sanjay Dabral & Shaishav Desai & Mahmudul Hassan & K.C. Hsieh & Bendik Kleveland & Gurupada Mandal & Richard Rouse & Ritesh Saraf & Alvin Wang & Jason Yeung & Khaldoon Abugharbieh & Ying Cao
高速低功耗逐次逼近式ADC研究与实现
现代控制理论 (第三版)
刘豹 唐万生主编
CMOS Analog Circuit Design
4<8=8AB@0B>@
USB 3.0中五分频电路设计
TOM
半导体器件物理(原书第三版)中文版[..]
NumericalAnalysis[..]
实验 带运放的带隙基准设计
USER
模拟CMOS集成电路设计
Behzad.Razavi(第2版 )(中文 )hd R2A修复版本2023-11-08
Advanced Opamp Topologies (Part II)
Michael H. Perrott
深入理解linux内核(第三版)
一款超低噪声快速启动的CMOS带隙[..] 刘鸿雁
Calibre® DefectReview User's Manual
Siemens Industry Software
On-Chip Compensated Error Amplifier for
ISSCC2021-SC1
Advanced Opamp Topologies
Session 23
Vivado Design Suite User Guide: Logic Simulation (UG900)
Xilinx, Inc.