Voltus IC Power Integrity Solution User Guide
Inc. Cadence Design Sys tems
Design techniques for cascoded CMOS op amps with improved PSRR ...
D.B. Ribner & M.A. Copeland
实验 带运放的带隙基准设计
USER
基于延迟锁相环的时钟发生器设计
未知
untitled
补偿电路总结
番茄花园
asicon.2009.53514[..] Power Supply Rejection
模拟集成电路与系统 Analog Integrated Circuits and Systems
池保勇 编著
现代控制系统 第12版
(美)RECHARD C.DORF,ROBERT H.BISHOP著;谢红卫,孙志强,宫二玲,经纪阳译
Virtuoso Multi-Mode Simulation with Spectre Platform
系统芯片中的全数字锁相环设计
通信原理 第7版 学习辅导与考研指导
曹丽娜,樊昌信编著
Microelectronic circuits 6th edition
芯片I/O缓冲及ESD电路设计
Virtuoso Visualization and Analysis XL SKILL Refer ence
AMBA AXI Protocol Specification
ARM Limited
A 1.5-V, 1.5-GHz CMOS Low Noise Amplifier - Solid-State Circuits, ...
IEEE
PWM/PFM 模式 DC-DC 升压转换器电路的设计
yyk
Simulating Switched-Capacitor Filters with SpectreRF
Ken Kundert