二级运放建立时间与相位裕度的分析与优化
未知
Fundamentals of Digital Logic with Verilog Design, THIRD EDITION
Stephen Brown & Zvonko Vranesic
A 0.46ps RJ<inf>rms</inf> 5GHz wideband LC PLL for multi-protocol ...
Chethan Rao & Shaishav Desai & Alvin Wang
信号与系统 2nd 西蒙赫金
CMOS集成电路中静电防护电路的设[..]
Switching Power Supplies A to Z
Sanjaya_Maniktala
模拟集成电路设计与仿真-何乐年
Edward
Single miller capacitor frequency compensation technique for ...
参考书 芯片接口库IO LIBRARY和ESD电路的研发设计应用 (OCR) 王国立
Session 18: Biomedical Devices, Circuits, and Systems
基于 DLL倍频技术的 1GHz本地振荡器设计 英文 李金城
教材:李庆扬数值分析-第五版
微电子电路 (下册) (第5版)
Modified modeling of Miller compensation for two-stage operational ...
H.C. Yang;D.J. Allstot
mssc.2015.Razavi-The StrongARM Latch
Virtuoso Visualization and Analysis XL User Guide
Inc. Cadence Design Sys tems
lnaDesign2
Spectre FX Circuit Simu lator User Guide
Embedded Peripherals IP User Guide
Intel Corporation