A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS process
Chun-Cheng Liu & Soon-Jyh Chang & Guan-Ying Huang & Yin-Zu Lin
Robust Design of LV/LP Low-Distortion CMOS Rail-to-Rail Input ...
未知
Session 6
锁相环(PLL)电路设计与应用
(日)远坂俊昭 著 何希才译
Research and Design of Buck-Boost DC-DC Converter
CNKI
CMOS TRANSCONDUCTANCE AMPLIFIER WITH FLOATING OPERATING POINT
学校代码 10530 学 号 201110061316
zxsr70885
Computer Arithmetic - Algorithms and Hardware Designs
Parhami
e采样与adc
25Gbps系统封装和高速互连的信[..]
Allen CMOS模拟集成电路设计解答
数值分析基础(第三版) (关治、陆金甫) (z-lib.org)
PCI Express PHY v1.0 LogiCORE IP Product Guide
Xilinx, Inc.
Design of class AB output stages using the structural methodology
V. Ivanov & I. Filanovsky
AN827_RevA.fm
mamiller
通信系统中的多采样率信号处理
带温度补偿的扩频振荡器研究与设计
Microstrip Filters for RFMicrowave Applications, Second Edition ...
4<8=8AB@0B>@
模拟集成电路与系统 Analog Integrated Circuits and Systems
池保勇 编著
模拟集成电路设计精粹——Analog Design Essentials
Willy M.C. Sansen 著 & 陈莹梅 译 & 王志功 审校