模拟CMOS集成电路设计第一版
未知
Modeling Jitter in PLL-based Frequency Synthesizers
Ken Kundert
Verilog数字系统设计教程
ISSCC2020-01 Visuals
Steve Bonney
CMOS Mix-Signal Circuit Design Baker
man.book
merickso
CMOS带隙基准源研究与设计
dwd
基于嵌入式密勒补偿技术的LDO放大器设计
高速串行接口时钟数据恢复电路设计研究
Julia中文文档
A0130105
Preeti Sharma
Constraining Designs for Synthesis and Timing Analysis A Practical ...
Computational electromagnetism variational formulations, complementarity, ...
JESD204 v7.2 LogiCORE IP Product Guide (PG066)
Xilinx, Inc.
基准源、噪声、开关电容及Monte Carlo仿真
A TIA in CMOS 0.18um
HSPICE/SPICE Interface Reference
Inc. Cadence Design Sys tems
半导体物理与器件 (第三版)
(美)尼曼著 赵毅强 姚素英 解晓东等译
A 470-nA Quiescent Current and 92.7%/94.7[..] Efficiency ...